## Design of High Speed Binary Comparator Using Quantum Cellular Automata R.Mathiazhagan<sup>#1</sup>, N.Sasipriya<sup>#2</sup>, N.Mageshwari<sup>#3</sup> <sup>#1</sup>PG Student, Arasu Engineering College <sup>#2</sup>Assistant professor, Arasu Engineering College <sup>#3</sup>Assistant professor, Arasu Engineering College #### **ABSTRACT** As the size of CMOS transistors keep shrinking, it will eventually hit its limitation. Hence an alternative device has to be discovered to continually improve the development of electronics devices. Quantum dot cellular automata (QCA) are an attractive emerging technology suitable for the development of ultra dense low power high performance digital circuits. Efficient solutions have recently been proposed for several arithmetic circuits, such as adder, multipliers, and comparators. This work proposes a new design approach oriented to implementation of binary comparators in QCA. The proposed QCA based comparator has been designed using verilog and simulated using Xilinx 9.1. The comparator proposed here exhibit significantly higher speed and reduced over all area with respect to exhibiting comparators, this is due to elimination of long carry chain of checking bits from MSB to LSB in proposed comparator. **Keywords-** Binary comparator, Quantum cellular automata (QCA), Xilinx. ## 1. INTRIDUCTION In the early days of integrated circuits, only a few transistors could be placed on a chip, as the scale used was large because of the contemporary technology, and manufacturing yields were low by today's standards. Today ICs are designed using CMOS technology. The device sizes are continuously shrinking following the Moore's law and the clock speeds and computing performance are increasing. But since the last decade the performance of the devices are improving mostly because of the exploitation of the parallelism in the processors and software. With the advancement of the technology the device sizes are reaching their physical limit. Hence there is a lot of research in the alternative technologies like Quantum Dot Cellular Automata [1]. Quantum Dot Cellular automata use the position of the confined electrons in the quantum dots to represent logic states and unlike conventional electronics does not rely on electron flow. This columbic force is responsible for all the logic operations and transfer of the states from one location to another [12]. In this work the binary comparator is designed using QCA. A digital or magnitude comparator is a hardware electronic device that has two binary inputs, and determines whether one number is greater than, less than, or equal to the other number. The comparator widely used in Central Processing Units(CPU), Micro Controller Units which is a crucial data path element of image and signal processing architecture [5]. In the last few years, the design of high speed and low power binary comparator has received great deal of attention [6]. Comparator can be broadly classified into Analog and Digital. They are further classified into Total (Full) comparators and Equality comparators. In full comparators, given A and B being 2 n-bit binary numbers, they are able to separately recognize the 3 possible conditions i.e. A>B, A<B, and A=B [5]. The comparison of two bit is one of most widely used in computer system ,device interfaces for equality, scientific computation(graphics and image/signal processing), test circuit application (jitter measurement, signature analyzers, and built in self test circuit) and optimized equality only comparators for general purpose processor components(associative memories, load-store queue buffers, translation look –aside buffers, branch target buffers), and many other CPU argument comparison blocks. Also it is important arithmetic operation in DSP applications, digital filter. Digital Signal Processing (DSP) is one of most important unit in electronic devices[7]. The rest of this work is organized as follows: Section II gives basic about QCA. Section III gives a brief description of the existing comparator designs. Section IV discusses the methodology involved in the proposed comparator. Experimental evaluation of the proposed comparator is discussed in section V. A brief conclusion of the work done is given in Section VI. ## 2. QUANTUM CELLULAR AUTOMATA (QCA) As alternative to CMOS –VLSI, researchers have proposed an approach to computing with quantum dots, the quantum cellular automata (QCA). First proposed in 1994, conventional computers in which information is transferred from one place to another by means of electrical current, QCA transfers information by propagating a polarization state. QCA is based upon the encoding of binary information in the change configuration within quantum doe cells. Computational power is provided by the coulombic interaction between QCA cells. No current flow between cells and no power or information is delivered to individual internal cells. The local interconnections between cells are provided by physics of cell to cell interaction due to the rearrangement of electron positions[13]. The basic element of a nanostructure based on QCA is a square cell with four quantum dots and two free electrons. The latter can tunnel through the dot s within the cell, but, owing to coulombic repulsion, they will always reside in opposite corners, thus leading to only two possible stable states, also named polarizations[12]. #### 3. EXISTING BINARY COMPARATOR DESIGN The comparator proposed in [14] exploits TB architecture to achieve high speed. Where 4-bit operands are assumed, one instance of the 1-bit comparator presented in [15] is used for each bit position. The intermediate results obtained in this way are then further processed through a proper number of cascaded 2-input OR and AND gates implemented by means of MGs having one input permanently set to 1 and 0, respectively. The Novel Comparator proposed in [12] uses four theorem and the two corollaries. The Novel formulation can be exploited in the design of n-bit full comparators splitting the operands A(n-1:0) = an-1.....a0 and B(n-1:0) = bn-1......b0 into a proper number of 2-bit and 3-bit sub words that can be compared applying Theorems 1 and 2. The intermediate results obtained in this way can be then further processed by applying Theorem 3 and 4 together with coloraries 1 and 2. This indeed occupies huge area and increases hardware complexity. To overcome this, separate the binary input into groups called digit sets and perform comparison within digit sets starting from MSB. The checking of all the digit sets is done by a single Initial Processing and adder block where the different digit sets are time multiplexed on these unit. #### 4. PROPOSED COMPARATOR BASED ON QCA The proposed binary comparator based on QCA consisting of Initial-Computational unit and Adder block. The basic principle of this comparator is to group the binary inputs into digit sets. The digit sets are sending to the initial computational unit starting from Most Significant Digit (MSD) to check for equality and the computations in Initial computation unit are stopped at the first digit set which produces 1 output. The corresponding digit set is send to the Adder block to find the greater of two inputs. Thus, the proposed design avoids unnecessary checking of the entire bit in the input. Figure 1. Shows the block diagram of the proposed comparator. Fig.1. .Block Diagram of the Proposed Binary Comparator ## 4.1.PRE - COMPUTATION UNIT The IB (Input Buffer) stores the two binary inputs. Based on the digit size the counter value is initialized. For each tick of the counter the bits are shifted into the Digit Buffer (DB) from the Input Buffer. The required number of bits is shifted into the DB when the counter output reaches "0". The pre-computation unit performs EX-OR operation on bits in Digit Buffer starting from Most Significant Bit (MSB). The EX-OR outputs are OR ed to find the equality within digits. If two digit sets are equal the ORed output will be zero and the next digit set will be passed to the DB for comparison. In case of unequal digit sets, ORed output will be "1", then the computations in the pre-computation block are stopped and the corresponding digit sets are send to the encoder block to determine the greatest of the two. On the other hand, if the output EX-OR is zero for all digit sets, then the input word is considered to be equal which can be realized by a "1" output at "EQ". #### 4.2.ADDER BLOCK The adder block of the proposed comparator uses carry generation equation of CLA addition [6] to find the greatest among the two inputs. For a 2-bit digit (A1A0) and (B1B0), comparison can be realized with the following Equation proposed by Chaung et al [6]. $$BGR = \sim (A1)B1 + \sim (A1^{\land} B1)(\sim A0B0)$$ ---(1) This is similar to the carry generation of a CLA adder. ## 5. RESULT AND DISCUSSION The proposed QCA based comparator has been designed using verilog code and simulated using XILINX ISE 9.2. The power and delay has been estimated using QUARTUS II .The power and delay has been reduced in proposed comparator. This is due to elimination of long carry chain of checking bits from MSB to LSB in proposed comparator. From the area estimation it can be seen that our comparator realizes the logic with fewer gate counts compared to all other previous designs. This is due to tree based realization of proposed comparator. #### 5.1.SIMULATION WAVE FORM Fig.3. Simulation of output for n=4 Fig.4.Simulation of output for n=8 Fig.5.Simulation of Output for n=16 ## 6. conclussion A new methodology useful to design binary comparators in QCA has been presented. It is based on innovative that increased speed performances and reduce overall size. The QCA based binary comparator utilizing decision block and CLA technique is proposed in this brief. The inputs are split into groups and checking for equality starts from XOR operation of MSB group first. If MSB group is equal the checking proceeds to the next successive group towards LSB. On the other hand if any group is not equal the group is processed by an encoder block to find the greater of the two using carry out signal of CLA addition. The results demonstrate better performance of the proposed binary comparator in terms of power and area reductions. ## **REFERENCES** - [1] C. S. Lent, P. D. Tougaw, W. Porod, and G. H. Bernestein, "Quantum cellular automata," Nanotechnology, vol. 4, no. 1, pp. 49–57, 1993. - [2] J. D. Wood and D. Tougaw, "Matrix multiplication using quantum-dot cellular automata to implement conventional microelectronics," *IEEE Trans. Nanotechnol.*, vol. 10, no. 5, pp. 1036–1042, Sep. 2011. - [3] C. Lent and B. Isaksen, "Clocked molecular quantum-dot cellular automata," *Electron Devices, IEEE Transacti12on on*, vol. 50, pp. 1890- 1896, sept. 2003. - [4] M. Askari, M. Taghizadeh, and K. Fardad, "Digital design using quantum-dot cellular automata (a nanotechnology method)," in *Computer and Communication Engineering*, 2008. ICCCE 2008. International Conference on, pp. 952-955, may 2008. # IJPAS Vol.1 Issue-03, (December 2014) ISSN: 2394-5710 International Journal in Physical & Applied Sciences - [5] S. Perri and P. Corsonello, Fast low-cost implementation of single-Clock cycle binary comparator, *IEEE Trans. Circuits Syst. II, Exp. Briefs*, Vol. 55, no. 12, pp. 1239–1243, 2008 - [6] Pierce Chuang, David Li, and Manoj Sachdev, A low-power high-performance single-cycle tree based 64-bit binary comparator IEEE Transactions On Circuits and Systems—II: Express Briefs, Vol.59, no. 2, 2012. - [7] J. R. Janulis, P. D. Tougaw, S. C. Henderson, and E. W. Johnson, "Serial bit-stream analysis using quantum-dot cellular automata," *IEEE Trans. Nanotechnol.*, vol. 3, no. 1, pp. 158–164, Mar. 2004. - [8] K. Qiu and Y. Xia, "Quantum-dots cellular automata comparator," in *Proc. Int. Conf. ASIC*, 2007, pp. 1297–1300. - [9] B. Lampreht, L. Stepancic, I. Vizec, and B. Zankar, "Quantum-dot cellular automata serial comparator," in *Proc. EUROMICRO Conf. Digital Syst. Design Architectures*, *Methods Tools*, 2008, pp. 447–452. - [10] M. D.Wagh, Y. Sun, and V. Annampedu, "Implementation of comparison function using quantum-dot cellular automata," in *Proc. Nanotechnol. Conf. Trade Show*, 2008, pp. 76–79. - [11] Y. Xia and K. Qiu, "Comparator design based on quantum-dot cellular automata," *J. Electron. Inf. Technol.*, vol. 31, no. 6, pp. 1517–1520, 2009. - [12] Stefania Perri, "Design of Efficient Binary Comparators in Quantum-Dot Cellular Automata "IEEE transactions on nanotechnology, vol. 13, no. 2, march 2014. - [13] Dajani , Omar ," Emerging Design Methodology And its implementation through Rns And Qca" 2013.wayne state university Dissertation paper 646. - [14] Y.Xia and K. Qiu, "Comparator design based on quantum-dot cellular automata," J.Electron Inf.Technol., Vol.32, no.6., pp1517-1520, 2009 - [15] K. Qiu and Xia, "Quantum –dot Cellular Automata comparator," in Proc, Int. Conf.ASIC, 2007, pp 1297-1300.